

#### RK3588\_V(POWER) VDD\_GPU\_S0 VDD\_GPU\_0 VDD\_GPU\_1 VDD\_GPU\_2 VDD\_GPU\_3 VDD\_GPU\_5 VDD\_GPU\_5 VDD\_GPU\_6 VDD\_GPU\_6 VDD\_GPU\_9 VDD\_GPU\_9 VDD\_GPU\_10 VDD\_GPU\_11 VDD\_CPU\_BIG0\_S0 GPU CPU\_BIG0 C1002 C1001 100nF/10V 100nF/1 C0201 C0201 C1085 C1000 C1003 47uF/6.3V 22uF/6.3V 22uF/6.3V -C0603 C0402 C0402 C1006 1uF/6.3\ C0201 VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_CPU\_BIGO\_VDD\_C C1018 C1019 C1080 47uF/6.3V 22uF/6.3V 22uF/6.3V C1010 C1014 C1015 C1016 C1017 100nF/10V 1uF/6.3V 4.7uF/10V 10uF/10V 10uF/10V C0201 C0201 C0402 C0402 C0402 nA AA12 AB12 VDD\_GPU\_MEM\_0 VDD\_GPU\_MEM\_1 VDD\_CPU\_BIG0\_MEM\_ VDD\_CPU\_BIG0\_MEM\_ VDD\_CPU\_BIG1\_S0 CPU\_BIG1 VDD LOGIC 0 VDD LOGIC 1 VDD LOGIC 2 VDD LOGIC 3 VDD LOGIC 4 VDD LOGIC 6 VDD LOGIC 6 VDD LOGIC 6 VDD LOGIC 8 VDD LOGIC 8 VDD LOGIC 8 VDD\_LOG\_S0 VDD\_CPU\_BIG1 C1039 C1040 1uF/6.3V 100nF/10V C0201 C0201 C1038 4.7uF/10V VDD\_VDENC\_S0 VDD\_CPU\_BIG1\_MEM\_0 VDD\_CPU\_BIG1\_MEM\_1 C1051 C1083 1uF/6.3V 100nF/10V C0201 C0201 VDD\_VDENC\_0 VDD\_VDENC\_1 VDD\_VDENC\_2 VDD\_VDENC\_3 VDD\_VDENC\_4 VDD\_VDENC\_5 VDENC VDD\_CPU\_LIT\_S0 LIT(LIT+DSU+L3) VDD\_VDENC\_MEM\_0 VDD\_VDENC\_MEM\_1 VDD NPU S0 NPU C1066 1uF/6.3V 100nF/10V 1 VDD\_CPU\_LIT\_MEM\_0 VDD\_CPU\_LIT\_MEM\_1 C1072 1uF/6.3V C0201 RK3588 BGA1088\_23R00X23R00X2R00 Note: The Caps between green line and U1000 should be placed under the U1000 package.Other caps should be placed close to the U1000 package A1 A11 A14 A34 B6 B19 B24 B27 V B33 V1 C3 VS C4 VS AMS 5 NSS 100 NSS 10 \( \set \) \( \text{VSS} \) 266 \( \text{VSS} \) 267 \( \text{VSS} \) 277 \( \text{VSS} \) 278 \( \text{ RK3588 RK3588 RK3588 <Voltage> <Voltage> <Voltage> <Voltage> <Dielectric> armsom https://armsom.org/ Project: ArmSoM-Sige7 File: RK3588 Power/GND

































| le 🗐         | msor           | n              | https://armsom.org/ |        |          |  |
|--------------|----------------|----------------|---------------------|--------|----------|--|
| Project:     | ArmSoM         | ArmSoM-Sige7   |                     |        |          |  |
| File:        | Ethernet_PCIE1 |                |                     |        |          |  |
| Date:        | Monday, Do     | cember 25, 202 | 23                  | Rev:   | V1.1     |  |
| Designed by: | Park           | Reviewed by:   | <checker></checker> | Sheet: | 17 of 24 |  |



| Mosm16 🕝     |                |                | https://armsom.org/ |        |          |  |  |  |
|--------------|----------------|----------------|---------------------|--------|----------|--|--|--|
| Project:     | ArmSoM         | ArmSoM-Sige7   |                     |        |          |  |  |  |
| File:        | Ethernet_PCIE2 |                |                     |        |          |  |  |  |
| Date:        | Monday, De     | cember 25, 202 | Rev:                | V1.1   |          |  |  |  |
| Designed by: | Park           | Reviewed by:   | <checker></checker> | Sheet: | 18 of 24 |  |  |  |



### CSIO MIPI





#### CS1 MIPI





## DSI\_MIPI





| J23              |                        |            |       |            |                                                     |
|------------------|------------------------|------------|-------|------------|-----------------------------------------------------|
| 1<br>2<br>3      | 2 3                    |            | R1384 | R R0201    | IIPI_DPHY1_TX_DON<br>MIPI_DPHY1_TX_DOP              |
| 4<br>5           | 4<br>5<br>6            |            | M     | IPI_DPHY1_ | TX_D1N<br>TX_D1P                                    |
| 6<br>7<br>8<br>9 | 7<br>8<br>9            |            |       | PI_DPHY1_  |                                                     |
| 10<br>11         | 10<br>11<br>12         |            |       | IPI_DPHY1_ |                                                     |
| 12<br>13<br>14   | 13<br>14<br>15         |            |       | PI_DPHY1_  |                                                     |
| 15<br>16<br>17   | 16<br>17<br>18         |            |       | OR R0201   | LCD_PWM_3V3                                         |
| 18<br>19<br>20   | 19<br>20<br>21         |            |       | R0201      | LCD_RESET_3V3                                       |
| 21<br>22<br>23   | 22<br>23<br>24         |            | R181  | R0201      | LCD_BL_EN_3V3<br>12C6_SCL_M0_3V3<br>12C6_SDA_M0_3V3 |
| 24<br>25<br>26   | 25<br>26<br>27         |            |       |            | TP_INT_3V3<br>TP_RST_3V3                            |
| 27<br>28<br>29   | 28<br>29<br>30         | <b>þ</b> . | -ovc  | C5V0_LCD   |                                                     |
| 30<br>31<br>32   | 30 X<br>32             | Þ          | -OVC  | C_1V8_S0   |                                                     |
|                  |                        |            |       |            |                                                     |
| 33<br>34         | 33                     |            |       |            |                                                     |
|                  | 1_0.5MM_L<br>1_0.5MM_L |            |       |            |                                                     |
|                  | =                      | =          |       |            |                                                     |

| <b>⊚</b> armsom |                                     |                      | https://armsom.org/ |        |          |  |
|-----------------|-------------------------------------|----------------------|---------------------|--------|----------|--|
| Project:        | ArmSoM                              | l-Sige7              |                     |        |          |  |
| File:           | MIPI_RX                             | MIPI_RX_CSI/MIPI_DSI |                     |        |          |  |
| Date:           | Monday, December 25, 2023 Rev: V1.1 |                      |                     |        | V1.1     |  |
| Designed by:    | Park                                | Reviewed by:         | <checker></checker> | Sheet: | 20 of 24 |  |







File: Audio\_GPIO



# Revision History

| Version | Date       | Ву      | Change Dsecription                                                                                                                                                                                                                                               | Approved |
|---------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| V1.0    | 2023-08-07 | SL Chen | First release;                                                                                                                                                                                                                                                   |          |
| V1.0    | 2023-09-19 | SL Chen | 1.phone jack change to connector; change U23&U24 singal for layout,del poe cn1; 2.PWR: add C8964&C8965,R6364&R6365 3.CAM: add R6366&R6367&R6368                                                                                                                  |          |
| V1.1    | 2023-12-13 | SL Chen | 1.VOL_IC: U27/U7/U6301change part pin; 2.USB: U15 fro mTypeC1 change to TypeC0; CN31 fro m USB3 0 change to USB2 0; 3.40PIN:add UART Protect; J2&CN2&CN32 change to WF0 8; 4.CAM: DEL R6352, CSI_1 I2C3 change to I2C4 5.WIFI Module: AP6275S change to AP6275P; |          |
|         |            |         |                                                                                                                                                                                                                                                                  |          |
|         |            |         |                                                                                                                                                                                                                                                                  |          |
|         |            |         |                                                                                                                                                                                                                                                                  |          |
|         |            |         |                                                                                                                                                                                                                                                                  |          |
|         |            |         |                                                                                                                                                                                                                                                                  |          |

| le 🗐         | msor                                | n                | https://armsom.org/ |        |          |  |
|--------------|-------------------------------------|------------------|---------------------|--------|----------|--|
| Project:     | ArmSoM                              | ArmSoM-Sige7     |                     |        |          |  |
| File:        | Revision                            | Revision History |                     |        |          |  |
| Date:        | Monday, December 25, 2023 Rev: V1.1 |                  |                     |        |          |  |
| Designed by: | Park                                | Reviewed by:     | <checker></checker> | Sheet: | 24 of 24 |  |